

ZHCS849 - APRIL 2012 www.ti.com.cn

### 1A, 正固定电压、低压降稳压器

### 特性

• 精度: 1.5% (典型值)

低 lo: 100µA(最大值)

- 比标准 1117 器件低 500 倍

• V<sub>IN</sub>: 2.0V 至 5.5V

- V<sub>IN</sub>: 绝对最大值为 6.0V

输出电流 0mA 时保持稳定

低压降: V<sub>OUT</sub> = 3.3V, 1A 时为 455mV

高电源抑制比 (PSRR): 频率 1kHz 时为 65dB

最低保证限流: 1.1A

与低成本陶瓷电容器一起工作时保持稳定性:

- 具有 0Ω 等效串联电阻 (ESR)

温度范围: -40°C 至 +125°C

具有热关断及过流保护功能

提供的封装类型: 小外形尺寸晶体管 (SOT)223 封

- 可提供的电压选项的完整列表请参阅此文档末尾 的封装选项附录。

### 应用范围

- 机顶盒
- 电视与监视器
- PC 外设、笔记本电脑、和主板
- 调制解调器与其它通信产品
- 开关电源后级稳压

### 说明

TLV1171 低压降 (LDO) 线性稳压器是普及型 1117 稳 压器的低输入电压版本。

TLV1171 是一款极低功耗器件,其消耗的静态电流为 传统 1117 稳压器的五百分之一,这使得 TLV1171非 常适合于需要极低待机电流的应用。 TLV1171 LDO 还可在 0 mA 负载电流下保持稳定;没有最低负载要 求,这使得此器件非常适合于需要在待机时为极小负载 供电、同时又可在正常工作期间提供大约 1A 大电流的 应用。 TLV1171 可提供出色的线路与负载瞬态性能, 从而可在负载电流要求从不足 1 mA 变为超过 500 mA 时实现极低的下冲与过冲输出电压。

高精度带隙与误差放大器支持 1.5% 的精度。 极高的 电源抑制比使该器件能够在开关稳压器之后用于后稳 压。 其它重要特性还包括低输出噪声与低压降电压

该器件可通过内部补偿,在使用 0 Ω ESR 电容器时保 持稳定。 这些重要优势可实现对低成本小型陶瓷电容 器的使用。 此外,在必要时还可使用具有较高偏置电 压和温度降额的低成本电容器。

TPS1171 采用 SOT223 封装方式。 对于此器件的替 代插脚引线,请参考TLV1171LV。

### TLV1171xxDCY



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



ZHCS849 – APRIL 2012 www.ti.com.cn



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### ORDERING INFORMATION(1)

| PRODUCT               | V <sub>OUT</sub>                                                                                                                                                                                                    |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TLV1171 <b>vvyyyz</b> | <b>VV</b> is the nominal output voltage (for example, 33 = 3.3 V). <b>YYY</b> is the package designator. <b>Z</b> is the package quantity. Use <i>R</i> for reel (2500 pieces), and <i>T</i> for tape (250 pieces). |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

### **ABSOLUTE MAXIMUM RATINGS**(1)

At  $T_J = +25$ °C, unless otherwise noted. All voltages are with respect to GND.

|                                    |                                                             | VALUE      | VALUE                                |      |  |
|------------------------------------|-------------------------------------------------------------|------------|--------------------------------------|------|--|
|                                    |                                                             | MIN        | MAX                                  | UNIT |  |
| Voltogo                            | Input voltage range, V <sub>IN</sub>                        | -0.3       | +6.0                                 | V    |  |
| Voltage                            | Output voltage range, V <sub>OUT</sub>                      | -0.3       | +6.0                                 | V    |  |
| Current                            | Maximum output current, I <sub>OUT</sub>                    | Interr     | Internally limited                   |      |  |
| Output short-circuit duration      |                                                             | Indefinite |                                      |      |  |
| Continuous total power dissipation | P <sub>DISS</sub>                                           | See Therma | See <i>Thermal Information</i> Table |      |  |
| Tananauatiun                       | Operating junction, T <sub>J</sub>                          | -55        | +150                                 | °C   |  |
| Temperature                        | Storage, T <sub>stg</sub>                                   | -55        | +150                                 | °C   |  |
| Electrostatic discharge (ESD)      | Human body model (HBM)<br>QSS 009-105 (JESD22-A114A)        |            | 2                                    | kV   |  |
| ratings                            | Charged device model (CDM)<br>QSS 009-147 (JESD22-C101B.01) |            | 500                                  | V    |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

#### THERMAL INFORMATION

|                  |                                              | TLV1171      |       |  |
|------------------|----------------------------------------------|--------------|-------|--|
|                  | THERMAL METRIC(1)                            | DCY (SOT223) | UNITS |  |
|                  |                                              | 3 PINS       |       |  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 62.9         |       |  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 47.2         |       |  |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 12.0         | °C/W  |  |
| ΨЈТ              | Junction-to-top characterization parameter   | 6.1          | -C/vv |  |
| ΨЈВ              | Junction-to-board characterization parameter | 11.9         |       |  |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A          |       |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953A.



### **ELECTRICAL CHARACTERISTICS**

At  $T_A$  = +25°C,  $V_{IN}$  =  $V_{OUT(TYP)}$  + 1.5 V,  $I_{OUT}$  = 10 mA, and  $C_{OUT}$  = 1.0  $\mu$ F, unless otherwise noted.

|                              |                                |                                                                                                     |                                |                           | TLV1171 |      |     |               |
|------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------|---------------------------|---------|------|-----|---------------|
|                              | PARAMETER                      | Т                                                                                                   | MIN                            | TYP                       | MAX     | UNIT |     |               |
| V <sub>IN</sub>              | Input voltage range            |                                                                                                     | 2.0                            |                           | 5.5     | V    |     |               |
|                              |                                | V <sub>OUT</sub> > 2 V                                                                              | -1.5                           |                           | +1.5    | %    |     |               |
| $V_{OUT}$                    | DC output accuracy             | 1.5 V ≤ V <sub>OUT</sub> < 2 V                                                                      |                                |                           | -2      |      | +2  | %             |
|                              |                                | 1.2 V ≤ V <sub>OUT</sub> < 1.5 V                                                                    |                                |                           | -40     |      | +40 | mV            |
| $\Delta V_{O}/\Delta V_{IN}$ | Line regulation                | $V_{OUT(NOM)} + 0.5 V \le V_{IN} \le$                                                               | 5.5 V, I <sub>OUT</sub> = 10 r | nA                        |         | 1    | 5   | mV            |
| $\Delta V_O/\Delta I_{OUT}$  | Load regulation                | 0 mA ≤ I <sub>OUT</sub> ≤ 1 A                                                                       |                                |                           |         | 1    | 35  | mV            |
|                              |                                | V <sub>IN</sub> = 0.98 x V <sub>OUT(NOM)</sub>                                                      |                                | I <sub>OUT</sub> = 200 mA |         | 115  |     | mV            |
|                              |                                |                                                                                                     | V <sub>OUT</sub> < 3.3 V       | I <sub>OUT</sub> = 500 mA |         | 285  |     | mV            |
|                              | Dropout voltage <sup>(1)</sup> |                                                                                                     |                                | I <sub>OUT</sub> = 800 mA |         | 455  |     | mV            |
| M                            |                                |                                                                                                     |                                | I <sub>OUT</sub> = 1 A    |         | 570  | 800 | mV            |
| $V_{DO}$                     |                                |                                                                                                     | V <sub>OUT</sub> ≥ 3.3 V       | I <sub>OUT</sub> = 200 mA |         | 90   |     | mV            |
|                              |                                |                                                                                                     |                                | I <sub>OUT</sub> = 500 mA |         | 230  |     | mV            |
|                              |                                |                                                                                                     |                                | I <sub>OUT</sub> = 800 mA |         | 365  |     | mV            |
|                              |                                |                                                                                                     |                                | I <sub>OUT</sub> = 1 A    |         | 455  | 700 | mV            |
| I <sub>CL</sub>              | Output current limit           | $V_{OUT} = 0.9 \times V_{OUT(NOM)}$                                                                 |                                |                           | 1.1     |      |     | Α             |
| IQ                           | Quiescent current              | I <sub>OUT</sub> = 0 mA                                                                             |                                |                           |         |      | 100 | μA            |
| PSRR                         | Power-supply rejection ratio   | V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 500 mA, f = 100 Hz            |                                |                           |         | 65   |     | dB            |
| V <sub>N</sub>               | Output noise voltage           | BW = 10 Hz to 100 kHz, V <sub>IN</sub> = 2.8 V, V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 500 mA |                                |                           |         | 60   |     | $\mu V_{RMS}$ |
| t <sub>STR</sub>             | Startup time <sup>(2)</sup>    | C <sub>OUT</sub> = 1.0 μF, I <sub>OUT</sub> = 1 A                                                   |                                |                           |         | 100  |     | μs            |
| UVLO                         | Undervoltage lockout           | V <sub>IN</sub> rising                                                                              |                                | 1.95                      |         | V    |     |               |
| _                            | Thermal shutdown temperature   | Shutdown, temperature increasing                                                                    |                                |                           |         | +165 |     | °C            |
| T <sub>SD</sub>              |                                | Reset, temperature decre                                                                            |                                | +145                      |         | °C   |     |               |
| T <sub>J</sub>               | Operating junction temperature |                                                                                                     | -40                            |                           | +125    | °C   |     |               |

<sup>(1)</sup>  $V_{DO}$  is measured for devices with  $V_{OUT(NOM)} = 2.5 \text{ V}$  so that  $V_{IN} = 2.45 \text{ V}$ . (2) Startup time is the time from when  $V_{IN}$  asserts to when output is sustained at a value greater than or equal to  $0.98 \times V_{OUT(NOM)}$ .



Instruments

ZHCS849 – APRIL 2012 www.ti.com.cn

### **PIN CONFIGURATION**



### **PIN DESCRIPTIONS**

| NAME | PIN    | DESCRIPTION                                                                                                    |  |  |  |  |
|------|--------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|
| GND  | 2, Tab | Ground pin                                                                                                     |  |  |  |  |
| IN   | 1      | Input pin. See the Input and Output Capacitor Requirements section for more details.                           |  |  |  |  |
| OUT  | 3      | Regulated output voltage pin. See the <i>Input and Output Capacitor Requirements</i> section for more details. |  |  |  |  |

### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1. Block Diagram



### **TYPICAL CHARACTERISTICS**

At  $T_A$  = +25°C,  $V_{IN}$  =  $V_{OUT(TYP)}$  + 1.5 V;  $I_{OUT}$  = 10 mA, and  $C_{OUT}$  = 1.0  $\mu F$ , unless otherwise noted.



Figure 2.



Figure 3.



Figure 4.



Figure 5.



Figure 6.



Figure 7.

ZHCS849 – APRIL 2012 www.ti.com.cn

### TYPICAL CHARACTERISTICS (continued)

At  $T_A$  = +25°C,  $V_{IN}$  =  $V_{OUT(TYP)}$  + 1.5 V;  $I_{OUT}$  = 10 mA, and  $C_{OUT}$  = 1.0  $\mu$ F, unless otherwise noted.



Figure 8.



NSTRUMENTS

Figure 9.



Figure 10.



Figure 11.



Figure 12.



Figure 13.



### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A$  = +25°C,  $V_{IN}$  =  $V_{OUT(TYP)}$  + 1.5 V;  $I_{OUT}$  = 10 mA, and  $C_{OUT}$  = 1.0  $\mu$ F, unless otherwise noted.

# LOAD TRANSIENT RESPONSE (200 mA to 500 mA, $C_{OUT} = 1 \mu F$ )



Figure 14.

## LOAD TRANSIENT RESPONSE (200 mA to 500 mA, $C_{OUT}$ = 10 $\mu$ F)



Figure 15.

# LOAD TRANSIENT RESPONSE (1 mA to 500 mA, $C_{OUT}$ = 1 $\mu$ F)



Figure 16.

## LOAD TRANSIENT RESPONSE (1 mA to 500 mA, $C_{OUT}$ = 10 $\mu$ F)



Figure 17.

### LOAD TRANSIENT RESPONSE (200 mA to 1 A, $C_{OUT} = 1 \mu F$ )



Figure 18.

# LOAD TRANSIENT RESPONSE (200 mA to 1 A, $C_{OUT}$ = 10 $\mu F$ )



Figure 19.

ZHCS849 - APRIL 2012

**NSTRUMENTS** 

www.ti.com.cn

### TYPICAL CHARACTERISTICS (continued)

At  $T_A$  = +25°C,  $V_{IN}$  =  $V_{OUT(TYP)}$  + 1.5 V;  $I_{OUT}$  = 10 mA, and  $C_{OUT}$  = 1.0  $\mu$ F, unless otherwise noted.

# LOAD TRANSIENT RESPONSE (1 mA to 1 A, $C_{OUT} = 1 \mu F$ )



Figure 20.

## LOAD TRANSIENT RESPONSE (1 mA to 1 A, $C_{OUT} = 10 \mu F$ )



Figure 21.

# LINE TRANSIENT RESPONSE ( $V_{OUT} = 1.8 \text{ V}, I_{OUT} = 10 \text{ mA}$ )



Figure 22.

# LINE TRANSIENT RESPONSE (V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 500 mA)



Figure 23.

### LINE TRANSIENT RESPONSE



Figure 24.

# LINE TRANSIENT RESPONSE (V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 10 mA)



Figure 25.



### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A$  = +25°C,  $V_{IN}$  =  $V_{OUT(TYP)}$  + 1.5 V;  $I_{OUT}$  = 10 mA, and  $C_{OUT}$  = 1.0  $\mu$ F, unless otherwise noted.

### LINE TRANSIENT RESPONSE (V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 500 mA)



Figure 26.

### LINE TRANSIENT RESPONSE (V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 1 A)



Figure 27.



ZHCS849 – APRIL 2012 www.ti.com.cn

#### APPLICATION INFORMATION

The TLV1171 is a low quiescent current linear regulator designed for high-current applications. Unlike typical high-current linear regulators, the TLV1171 consumes significantly less quiescent current. The device delivers excellent line and load transient performance. The TLV1171 is low noise, and exhibits a very good power-supply rejection ratio (PSRR). As a result, the device is ideal for high-current applications that require very sensitive power-supply rails.

The TLV1171 regulator offers both current limit and thermal protection. The device operating junction temperature range is -40°C to +125°C.

#### INPUT AND OUTPUT CAPACITOR REQUIREMENTS

For stability, 1.0-µF ceramic capacitors are required at the output. Higher-valued capacitors improve transient performance. X5R- and X7R-type ceramic capacitors are recommended because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature. Unlike traditional linear regulators that need a minimum ESR for stability, the TLV1171 is ensured to be stable with no ESR. Therefore, cost-effective ceramic capacitors can be used with this device. Effective output capacitance that takes bias, temperature, and aging effects into consideration must be greater than 0.5 µF to ensure device stability.

Although an input capacitor is not required for stability, it is good analog design practice to connect a 0.1- $\mu$ F to 1.0- $\mu$ F, low-ESR capacitor across the IN and GND pins of the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast, rise-time load transients are anticipated, or if the device is not located physically close to the power source. If source impedance is greater than 2  $\Omega$ , a 0.1- $\mu$ F input capacitor may also be necessary to ensure stability.

### BOARD LAYOUT RECOMMENDATIONS TO IMPROVE PSRR AND NOISE PERFORMANCE

Input and output capacitors should be placed as close to the device pins as possible. To improve characteristic ac performance such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with the ground plane connected only at the GND pin of the device. In addition, the output capacitor ground connection should be connected directly to the device GND pin. Higher-value ESR capacitors may degrade PSRR performance.

### **INTERNAL CURRENT LIMIT**

The TLV1171 internal current limit helps to protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of the output voltage. In such a case, the output voltage is not regulated and can be calculated by Equation 1:

$$V_{OUT} = I_{LIMIT} \times R_{LOAD}$$
 (1)

The PMOS pass transistor dissipates  $[(V_{IN} - V_{OUT}) \times I_{LIMIT}]$  until thermal shutdown is triggered and the device turns off. As the device cools down, it is turned on by the internal thermal shutdown circuit. If the fault condition continues, the device cycles between current limit and thermal shutdown. See the *Thermal Information* section for more details.

The PMOS pass element in the TLV1171 has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited; if extended reverse voltage operation is anticipated, external limiting to 5% of the rated output current is recommended.



#### **DROPOUT VOLTAGE**

The TLV1171 uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN}-V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the PMOS pass element.  $V_{DO}$  scales approximately with output current because the PMOS device behaves like a resistor in dropout.

As with any linear regulator, PSRR and transient response are degraded as (V<sub>IN</sub> - V<sub>OUT</sub>) approaches dropout.

#### TRANSIENT RESPONSE

As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude.

### **UNDERVOLTAGE LOCKOUT (UVLO)**

The TLV1171 uses an undervoltage lockout circuit to keep the output shut off until the internal circuitry operates properly.

#### THERMAL INFORMATION

Thermal protection disables the output when the junction temperature rises to approximately +165°C, thus allowing the device to cool. When the junction temperature cools to approximately +145°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to +125°C (max). To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

The TLV1171 internal protection circuitry has been designed to protect against overload conditions. It is not intended to replace proper heatsinking. Continuously running the TLV1171 into thermal shutdown degrades device reliability.

#### POWER DISSIPATION

The ability to remove heat from the die is different for each package type and presents different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves heat from the device to ambient air. Performance data for JEDEC low and high-K boards are given in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation (P<sub>D</sub>) is equal to the product of the output current and voltage drop across the output pass element, as shown in Equation 2:

$$P_{D} = (V_{IN} - V_{OUT}) I_{OUT}$$
(2)

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| TLV117112DCYR         | Active     | Production    | SOT-223 (DCY)   4 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | YX               |
| TLV117112DCYR.B       | Active     | Production    | SOT-223 (DCY)   4 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | YX               |
| TLV117112DCYT         | Obsolete   | Production    | SOT-223 (DCY)   4 | -                     | -    | Call TI                       | Call TI                    | -40 to 125   | YX               |
| TLV117115DCYR         | Active     | Production    | SOT-223 (DCY)   4 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | C9               |
| TLV117115DCYR.B       | Active     | Production    | SOT-223 (DCY)   4 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | C9               |
| TLV117115DCYT         | Obsolete   | Production    | SOT-223 (DCY)   4 | -                     | -    | Call TI                       | Call TI                    | -40 to 125   | C9               |
| TLV117118DCYR         | Active     | Production    | SOT-223 (DCY)   4 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | WF               |
| TLV117118DCYR.B       | Active     | Production    | SOT-223 (DCY)   4 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | WF               |
| TLV117118DCYT         | Active     | Production    | SOT-223 (DCY)   4 | 250   SMALL T&R       | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | WF               |
| TLV117118DCYT.B       | Active     | Production    | SOT-223 (DCY)   4 | 250   SMALL T&R       | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | WF               |
| TLV117125DCYR         | Active     | Production    | SOT-223 (DCY)   4 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | WE               |
| TLV117125DCYR.B       | Active     | Production    | SOT-223 (DCY)   4 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | WE               |
| TLV117125DCYT         | Active     | Production    | SOT-223 (DCY)   4 | 250   SMALL T&R       | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | WE               |
| TLV117125DCYT.B       | Active     | Production    | SOT-223 (DCY)   4 | 250   SMALL T&R       | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | WE               |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



### **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### DCY (R-PDSO-G4)

#### PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters (inches).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion.

D. Falls within JEDEC TO-261 Variation AA.

### DCY (R-PDSO-G4)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil recommendations. Refer to IPC 7525 for stencil design considerations.



### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司