# 3A, 55V, 100kHz Step-Down Converter with Programmable Output OVP Threshold The Future of Analog IC Technology ## **DESCRIPTION** The MP24943 is a monolithic, step-down, switch-mode converter. It supplies 3A of continuous output current over a wide input-supply range with excellent load and line regulation. MP24943 achieves low EMI signature with well-controlled switching edges. Fault condition protection includes programmable-output over-voltage protection, cycle-by-cycle current limit, and thermal shutdown. MP24943 requires a minimal number of readily-available standard external components. It is available in SOIC8 and SOIC8E package. ## **FEATURES** - Wide 4.5V to 55V Operating Input Range - Programmable Output Over-Voltage Protection - Output Adjustable from 0.8V to 45V - 0.15Ω Internal Power MOSFET Switch - Stable with Low ESR Output Ceramic Capacitors - Fixed 100kHz Frequency - Low EMI Signature - Thermal Shutdown - Cycle-by-Cycle Over-Current Protection - Available in SOIC8 and SOIC8E Packages ## **APPLICATIONS** - Automotive GPS - Automotive Entertainment - Power Supply for Linear Chargers For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. #### TYPICAL APPLICATION ### ORDERING INFORMATION | Part Number | Package | Top Marking | Free Air Temperature (T <sub>A</sub> ) | |-------------|---------|-------------|----------------------------------------| | MP24943DS* | SOIC8 | MP24943 | -40°C to +85°C | | MP24943DN** | SOIC8E | MP24943 | -40°C to +85°C | \* For Tape & Reel, add suffix –Z (eg. MP24943DS–Z); For RoHS, compliant packaging, add suffix -LF (eg. MP24943DS-LF-Z). \* For Tape & Reel, add suffix -Z (eg. MP24943DN-Z); For RoHS, compliant packaging, add suffix -LF (eg. MP24943DN-LF-Z). #### **PACKAGE REFERENCE** | ABSOLUTE MAXIM | JIMI KATINGS ' | |---------------------------------|---------------------------------------------| | Input Voltage V <sub>IN</sub> | 60V | | V <sub>SW</sub> | $\cdot -0.3V \text{ to } (V_{IN} + 0.3V)$ | | V <sub>BST</sub> | V <sub>SW</sub> + 6.5V | | All Other Pins | 0.3V to +6.5V | | Junction Temperature | 150°C | | Lead Temperature | 260°C | | Storage Temperature | 65°C to +150°C | | Continuous Power Dissipat | tion (T <sub>A</sub> = 25°C) <sup>(2)</sup> | | SOIC8 | | | SOIC8E | 2.5W | | Recommended Operati | ing Conditions <sup>(3)</sup> | | Input Voltage V <sub>IN</sub> | 4.5V to 55V | | Output Voltage V <sub>OUT</sub> | 0.8V to 45V | | Maximum Junction Temp. | (T <sub>J</sub> )125°C | ARCOLLITE MAYIMLIM DATINGS (1) | Thermal Resistance <sup>(4)</sup> | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}_{JC}$ | | |-----------------------------------|-------------------------|-------------------------|---| | SOIC8 | 90 | 45 °C/V | Ν | | SOIC8E | 50 | 10 °C/V | Ν | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7, 4-layer PCB. ## **ELECTRICAL CHARACTERISTICS** $V_{\text{IN}}$ = 12V, $T_{\text{A}}$ = 25°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------------------------|------------------------------------|--------------------------------------------|------|-------|------|-------| | Feedback Voltage | $V_{FB}$ | $4.5V \leq V_{IN} \leq 55V$ | 0.78 | 0.80 | 0.82 | V | | Feedback Bias Current | I <sub>BIAS(FB)</sub> | V <sub>FB</sub> = 0.8V | -100 | 10 | 100 | nA | | Output Over-Voltage<br>Reference | V <sub>OVREF</sub> | | 0.88 | 0.92 | 0.96 | V | | Switch-On Resistance | R <sub>DS(ON)</sub> | | | 0.125 | 0.15 | Ω | | Switch Leakage | | $V_{EN} = 0V$ , $V_{SW} = 0V$ | | 0.1 | 1 | μA | | Current Limit | | Duty Cycle=10% | 5.5 | 6.5 | 8 | Α | | Oscillator Frequency | $f_{\text{SW}}$ | V <sub>FB</sub> = 0.6V | 70 | 100 | 140 | kHz | | Bootstrap Voltage | V <sub>BST</sub> - V <sub>SW</sub> | | | 4.3 | 5.5 | V | | Minimum-On Time | t <sub>ON</sub> | | 50 | 100 | 250 | ns | | SW-rising edge | t <sub>rise</sub> | | | 50 | 100 | ns | | SW-falling edge | t <sub>fal</sub> l | | | 50 | 100 | ns | | EN-Input Low Voltage | | | | | 0.4 | V | | EN-Input High Voltage | | | 1.8 | | | V | | EN-Input Bias Current | | V <sub>EN</sub> =0-6V | -10 | -2 | 10 | μΑ | | Under-Voltage Lockout Threshold Rising | | | 3.0 | 3.3 | 3.6 | V | | Under-Voltage Lockout Threshold<br>Hysteresis | | | 200 | | | mV | | Supply Current (Shutdown) | | V <sub>EN</sub> =0V | | 4 | 10 | μΑ | | Supply Current (Quiescent) | | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 1V | | 650 | 800 | μA | | Thermal Shutdown | | | | 150 | | °C | # **PIN FUNCTIONS** | Package<br>Pin # | Name | Description | |------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VIN | Supply Voltage. Unregulated input can range from 4.5V to 55V. Input capacitor ( $C_{IN}$ ) required to decouple input. Provides drain for internal power device and power supply. | | 2 | GND,<br>Exposed<br>Pad | Ground. Voltage reference for the regulated output voltage. Layout requires special attention: this node must be placed outside of the D1-to- $C_{\text{IN}}$ ground path to prevent current spikes from inducing voltage noise. Connect exposed pad to GND plane for optimal thermal performance. | | 3 | EN | Enable Input. Pull this pin below the specified threshold to shut the chip down. Pull it above the specified threshold enables the chip. | | 4 | FB | Feedback. Use an external resistor divider from $V_{\text{OUT}}$ to GND tapped to the FB pin to set the output voltage. | | 5 | SS | Soft-Start. Connect to an external capacitor for Soft-Start. | | 6 | VO | Output Over-Voltage Protection. Connect VO to the tap of an external resistor divider from $V_{\text{OUT}}$ to GND. The OVP reference is 0.9V. | | 7 | BST | Bootstrap. Requires a capacitor to drive the power switch's gate above the supply voltage. Connect this capacitor between SW and BST pins to form a floating supply across the power switch driver. An on-chip regulator charges up the bootstrap capacitor. If the on-chip regulator is not strong enough, one optional diode can be connected from $V_{\text{IN}}$ or $V_{\text{OUT}}$ to charge the external boot-strap capacitor. | | 8 | SW | Switch Output. Output supply. | ## TYPICAL CHARACTERISTICS ## **V<sub>IN</sub>=12V** © 2011 MPS. All Rights Reserved. #### TYPICAL PERFORMANCE CHARACTERISTICS # TYPICAL PERFORMANCE CHARACTERISTICS (continued) C1=220 $\mu$ F, C2=2.2 $\mu$ F, C3=100 $\mu$ F, C4=22 $\mu$ F, L=33 $\mu$ H, T<sub>A</sub>=25°C, unless otherwise noted. **Short Circuit Enter Enable Shutdown** **Short Circuit Steady** # **Short Circuit Recovery** #### **Load Transient Response** #### **OVP Enter** 20ms/div. #### **OVP Recovery** $V_{IN} = 12V, V_{OUT} = 5V, I_{OUT} = 3A,$ MP24943 Rev. 1.0 9/13/2011 #### **OPERATION** ## **Main Control Loop** The MP24943 is a current-mode buck regulator where the error amplifier (EA) output voltage is proportional to the peak inductor current. At the beginning of the cycle, SW is off, the EA output voltage is higher than the current sense amplifier (CSA) output, and output of the current limit comparator is low. The rising edge of the 100kHz CLK signal sets the RS flip-flop: this turns on the internal switch, which then connects SW and the inductor to the input supply. The CSA detects the current flow through the internal switch. If the sum of the CSA output and the slope compensation output exceeds the EA output voltage, the RS flip-flop resets, and the MP24943 reverts to its initial SW off state—otherwise, the falling edge of the CLK resets the flip-flop. The EA amplifies the voltage difference between $V_{FB}$ and the 0.8V reference. When $V_{FB}$ is less than the 0.8V reference, the EA output is proportional to the inductor current. An external Schottky diode (D1) carries the inductor current when SW is off. #### **Enable Control** The MP24943 has an enable-control pin (EN): driving EN above 1.8V turns on MP24943, while driving EN below 0.4V turns it off. Connect EN to $V_{\text{IN}}$ for automatic start-up. #### **Output Over-Voltage Protection** The MP24943 has output over-voltage protection (OVP), where $V_{\text{OUT}}$ connects to VO through an external resistor divider, and a 0.9V reference on the negative input of the OVP comparator. If the voltage on VO pin is greater than 0.9V, the high-side switch turns off after a short delay, and the soft-start capacitor discharges. If the voltage is less than 0.9V, the part restarts automatically. © 2011 MPS. All Rights Reserved. # **FUNCTIONAL BLOCK DIAGRAM** Figure 1—Functional Block Diagram #### APPLICATION INFORMATION ## **Setting the Output Voltage** The external resistor divider—R1 and R2—sets $V_{\text{OUT}}$ (see the Typical Application Circuit on the front page). R1 also sets the feedback loop bandwidth with the internal compensation capacitors (see Figure 1). Choose R1 to be around $300k\Omega$ for optimal transient response. Choose R2 as determined by: $$R2 = \frac{R1}{\frac{V_{OUT}}{0.8V} - 1}$$ Table 1—Resistor Selection for Common Output Voltages | V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | |----------------------|----------|-----------| | 1.8 | 301 (1%) | 240 (1%) | | 2.5 | 301 (1%) | 140 (1%) | | 3.3 | 301 (1%) | 95.3 (1%) | | 5 | 301 (1%) | 57.6 (1%) | #### **Setting the Output OVP Threshold** An external resistor divider—R5 and R6 (see the typical application circuit on the front page)—connected to VO sets the output OVP threshold. Choose R5 to be $301k\Omega$ for reduced power dissipation. Then R6 is given by: $$R6 = \frac{R5}{\frac{V_{OVP}}{V_{OVPEF}} - 1} (k\Omega)$$ Where, $V_{\text{OVREF}}$ is the OVP reference, 0.9V, and $V_{\text{OVP}}$ is over voltage protection threshold. #### Selecting the Inductor Include an inductor with a value between $22\mu H$ and $47\mu H$ and a DC current rating that is at least 25% percent higher than the maximum load current for most applications. For maximum efficiency, the inductor DC resistance should be less than $200m\Omega$ . For most designs, the inductance value can be estimated from the following equation. $$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$ Where $\Delta I_L$ is the inductor ripple current. Choose the inductor current ripple to be approximately 30% of the maximum load current, 3A. The maximum inductor peak current is: $$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$ Under light-load conditions of <100mA, larger inductance values improve efficiency. #### Selecting the Input Capacitor The input capacitor reduces the surge current drawn from the input and also the switching noise from the device. Choose a capacitor with a switching-frequency impedance of less than the input source impedance to prevent any high-frequency switching current from flowing to the input. Use ceramic capacitors with X5R or X7R dielectrics for their low ESR and small temperature coefficients. Use a $4.7\mu F$ capacitor for most applications. #### **Selecting the Output Capacitor** The output capacitor keeps the output voltage ripple small and ensures regulator loop stability. Select an output capacitor with a low switching-frequency impedance, preferably ceramic capacitors with X5R or X7R dielectrics. #### **PC Board Layout** The high frequency path—GND, IN, and SW—should be placed very close to the device with short, direct, and wide traces. Place the input capacitor as close as possible to the IN and GND pins. Place the external feedback resistors next to the FB pin. Keep the SW node short and away from the feedback network. #### **External Bootstrap Diode** Add an external bootstrap diode when the system has a fixed 5V input or when the power supply generates a 5V output. This helps improve the efficiency of the regulator. The bootstrap diode can be a low-cost one such as IN4148 or BAT54. This diode is also recommended for high-duty–cycle operation (when $\frac{V_{\text{OUT}}}{V_{\text{IN}}}$ >65%) and high output voltage ( $V_{\text{OUT}}$ >12V) applications. Figure 2—External Bootstrap Diode #### **Example Design** Below is an example design that follows the application guidelines for the specifications: | V <sub>IN</sub> | 8 to 55V | | |------------------|----------|--| | V <sub>OUT</sub> | 5V | | | F <sub>SW</sub> | 100kHz | | | V <sub>OVP</sub> | 6V | | Figure 3 shows the detailed application schematic. For more possible applications of this device, please refer to related Evaluation Board Data Sheets. Figure 3—Detailed Application Schematic #### PACKAGE INFORMATION ## **SOIC8E (EXPOSED PAD)** TOP VIEW **BOTTOM VIEW** #### **FRONT VIEW** **RECOMMENDED LAND PATTERN** **DETAIL "A"** #### **NOTE:** - 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX. - 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION BA. - 6) DRAWING IS NOT TO SCALE. ## **PACKAGE INFORMATION** #### SOIC8 **TOP VIEW** RECOMMENDED LAND PATTERN **FRONT VIEW** **SIDE VIEW** **DETAIL "A"** #### **NOTE:** - 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX. - 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AA. - 6) DRAWING IS NOT TO SCALE. **NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.