Data sheet acquired from Harris Semiconductor SCHS043B – Revised July 2003 # CMOS Micropower Phase-Locked Loop Phase-Locked Loop (PLL) consists of a low-power, linear voltage-controlled oscillator (VCO) and two different phase comparators having a common signal-input amplifier and a common comparator input. A 5.2-V zener diode is provided for supply regulation if necessary. The CD4046B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). #### VCO Section The VCO requires one external capacitor C1 and one or two external resistors (R1 or R1 and R2). Resistor R1 and capacitor C1 determine the frequency range of the VCO and resistor R2 enables the VCO to have a frequency offset if required. The high input impedance (1012 $\Omega$ ) of the VCO simplifies the design of low-pass filters by permitting the designer a wide choice of resistor-tocapacitor ratios. In order not to load the low-pass filter, a source-follower output of the VCO input voltage is provided at terminal 10 (DEMODULATED OUTPUT). If this terminal is used, a load resistor (RS) of 10 $k\boldsymbol{\Omega}$ or more should be connected from this terminal to VSS. If unused this terminal should be left open. The VCO can be connected either directly or through frequency dividers to the comparator input of the phase comparators. A full C'MOS logic swing is available at the output of the VCO and allows direct coupling to frequency dividers such as the RCA-CD4024, CD4018, CD4020, CD4022, CD4029, and CD4059 One or more CD4018 (Presettable Divide-by-N Counter) or CD4029 (Presettable Up/Down Counter), or CD4059A (Programmable Divide-by-"N" Counter), together with the CD4046B (Phase-Locked Loop) can be used to build a micropower low-frequency synthesizer. A logic 0 on the INHIBIT input "enables" the VCO and the source follower, while a logic 1 "turns off" both to minimize stand-by power consump- ## CD4046B Types #### Features: - Very low power consumption: 70 μW (typ.) at VCO f<sub>o</sub> = 10 kHz, V<sub>DD</sub> = 5 V - Operating frequency range up to 1.4 MHz (typ.) at $V_{DD} = 10 \text{ V}$ , RI = 5 k $\Omega$ - Low frequency drift: 0.04%/°C (typ.) at VDD = 10 V - Choice of two phase comparators: Exclusive-OR network (I) Edge-controlled memory network with phase-pulse output for lock indication (II) - High VCO linearity: <1% (typ.) at VDD = 10 V</p> - VCO inhibit control for ON-OFF keying and ultra-low standby power consumption - Source-follower output of VCO control input (Demod. output) - Zener diode to assist supply regulation - Standardized, symmetrical output characteristics - 100% tested for quiescent current at 20 V - 5-V, 10-V, and 15-V parametric ratings - Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" #### Applications: - FM demodulator and modulator - Frequency synthesis and multiplication - Frequency discriminator - Data synchronization - Voltage-to-frequency conversion - Tone decoding - FSK Modems - **■** Signal conditioning - (See ICAN-6101) "RCA COS/MOS Phase-Locked Loop — A Versatile Building Block for Micropower Digital and Analog Applications" 9203 - 29172 Fig.1 - CMOS phase-locked loop block diagram. .... ## MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD) | Voltages referenced to VSS Terminal) | 0.5V to +20V | |--------------------------------------------------------------------------|-------------------------------| | INPUT VOLTAGE RANGE, ALL INPUTS | 0.5V to V <sub>DD</sub> +0.5V | | DC INPUT CURRENT, ANY ONE INPUT | ±10mA | | POWER DISSIPATION PER PACKAGE (PD): | | | For T <sub>A</sub> = -55°C to +100°C | 500mW | | For T <sub>A</sub> = +100°C to +125°C | | | DEVICE DISSIPATION PER OUTPUT TRANSISTOR | | | FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package | Types) 100mW | | OPERATING-TEMPERATURE RANGE (TA) | 55°C to +125°C | | STORAGE TEMPERATURE RANGE (Tstg) | 65°C to +150°C | | LEAD TEMPERATURE (DURING SOLDERING): | | | At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s m | ax+265 <sup>0</sup> C | #### Phase Comparators The phase-comparator signal input (terminal 14) can be direct-coupled provided the signal swing is within CMOS logic levels [logic "0" ≤30% (VDD-VSS), logic "1" ≥ 70% (VDD-VSS)]. For smaller swings the signal must be capacitively coupled to the self-biasing amplifier at the signal input. Phase comparator I is an exclusive-OR network; it operates analagously to an overdriven balanced mixer. To maximize the lock range, the signal- and comparator-input frequencies must have a 50% duty cycle. With no signal or noise on the signal input, this phase comparator has an average output voltage equal to VDD/2. The low-pass filter connected to the output of phase comparator RECOMMENDED OPERATING CONDITIONS at $T_A$ = Full Package-Temperature Range For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | CHARACTERISTIC | LIN | UNITS | | |------------------------------------------------|------|-------|-----| | | Min. | Max. | | | Supply-Voltage Range VCO Section: | | | | | As Fixed Oscillator | 3 | 18 | 1 ' | | Phased-Lock-Loop Operation | 5 | 18 | l v | | Supply-Voltage Range Phase Comparator Section: | | | 1 | | Comparators | 3 | 18 | | | VCO Operation | 5 | . 18 | | #### **DESIGN INFORMATION** This information is a guide for approximating the values of external components for the CD4046B in a Phase-Locked-Loop system. The selected external components must be within the following ranges: $5~\text{k}\Omega \leqslant \text{R1, R2, R}_{\text{S}} \leqslant 1~\text{M}\Omega$ C1 $\geqslant$ 100 pF at $\text{V}_{\text{DD}} \geqslant 5~\text{V};$ C1 $\geqslant$ 50 pF at $\text{V}_{\text{DD}} \geqslant$ 10 V | Characteristics | Phase<br>Comparator<br>Used | Design Inf | ormation | | | | | | |----------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|--| | VCO Frequency | 1 | VCO WITHOUT OFFSET R2 = ∞ MAX To To To To To To To VCO INPUT VOLTAGE | VCO WITH OFFSET | | | | | | | For No Signal Input | 1 2 | Same as for No.1 VCO will adjust to center from | | | | | | | | Frequency Lock<br>Range, 2 f | 1 | VCO will adjust to lowest or<br>2 fL = full VCO frequency r<br>2 fL = fmax-fmin | | | | | | | | Frequency Capture Range, 2 f <sub>C</sub> | 2 | Same as for No.1 | (1), (2)<br>$2 f_{\mathbb{C}} \approx \frac{1}{\pi} \sqrt{\frac{2\pi f_{\mathbb{L}}}{\sigma 1}}$ | | | | | | | Loop Filter<br>Component<br>Selection | . 1 | IN R3 OUT | 2 °C ≈ π∜ τ1 For 2 fC, see Ref. (2) | | | | | | | | 2 | f <sub>C</sub> = f <sub>L</sub> | | | | | | | | Phase Angle Between<br>Signal and Comparator | 1 | $90^{\rm O}$ at center frequency ( $f_{\rm O}$ ) and $180^{\rm O}$ at ends of lock ran | approximating 0 <sup>0</sup><br>ge (2 fL) | | | | | | | | 2 | Always 00 in lock | | | | | | | | Locks On Harmonic of<br>Center Frequency | · 1 | Yes · | | | | | | | | Signal Input | 1 | No His | | | | | | | | Noise Rejection | 2 | Hig<br>Lov | <del></del> | | | | | | For further information, see - (1) F. Gardner, "Phase-Lock Techniques" John Wiley and Sons, New York, 1966 - (2) G. S. Moschytz, "Miniaturized RC Filters Using Phase-Locked Loop", BSTJ, May, 1965. I supplies the averaged voltage to the VCO input, and causes the VCO to oscillate at the center frequency ( $f_0$ ). The frequency range of input signals on which the PLL will lock if it was initially out of lock is defined as the frequency capture range (2f<sub>C</sub>). The frequency range of input signals on which the loop will stay locked if it was initially in lock is defined as the frequency lock range ( $2f_L$ ). The capture range is $\leq$ the lock range. With phase comparator I the range of frequencies over which the PLL can acquire lock (capture range) is dependent on the low-pass-filter characteristics, and can be made as large as the lock range. Phase-comparator I enables a PLL system to remain in lock in spite of high amounts of noise in the input signal. One characteristic of this type of phase comparator is that it may lock onto input frequencies that are close to harmonics of the VCO center-frequency. A second characteristic is that the phase angle between the signal and the comparator input varies between $0^{\rm O}$ and $180^{\rm O}$ , and is $90^{\rm O}$ at the center frequency. Fig. 2 shows the typical, triangular, phase-to-output response characteristic of phase-comparator I. Typical waveforms for a CMOS phase-locked-loop employing phase comparator I in locked condition of $f_{\rm O}$ is shown in Fig. 3. Fig.2 - Phase-comparator I characteristics at low-pass filter output. Fig. 3—Typical waveforms for CMOS phase-locked loop employing phase comparator in locked condition of f<sub>0</sub>. Phase-comparator II is an edge-controlled digital memory network. It consists of four flip-flop stages, control gating, and a three-state output circuit comprising p- and n-type drivers having a common output node. When the p-MOS or n-MOS drivers are ON they pull the output up to VDD or down to VSS, respectively. This type of phase comparator acts only on the positive edges of the signal and comparator inputs. The duty cycles of the signal and comparator inputs are not important since positive transitions | CHARAC-<br>TERISTIC | CONI | OITIO | NS | LIMI | TS AT II | NDICATI | ED TEM | IPERA | TURES ( | °C) | NIT | |----------------------------------------------------|-----------------------|-----------------|-----------------|--------------------------------------------------|-------------|-------------|----------|--------------|-------------------|---------------|------| | • | ν <sub>ο</sub><br>(γ) | V <sub>IN</sub> | V <sub>DD</sub> | -55 | -40 | +85 | +125 | Min. | +25<br>Typ. | Mex. | s | | VCO Section | | (4) | 147 | | | 100 | 7120 | IVMII. | Typ. | MEX. | _ | | | 0.4 | 0,5 | 5 | 0.64 | 0.61 | 0.42 | 0.26 | 0.51 | 4 | r | γ- | | Output Low<br>(Sink) Current | 0.5 | 0,3 | 10 | 0.64<br>1.6 | 0.61<br>1.5 | 0.42<br>1.1 | 0.36 | 0.51<br>1.3 | 2.6 | <del></del> - | ł | | IOL Min. | 1.5 | 0.15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 3.4 | 6.8 | <del>-</del> | l | | Output High | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | <u> </u> | ١,, | | (Source) | 2.5 | 0,5 | 5 | -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | $\vdash$ | l''' | | Current, | 9.5 | 0,10 | 10 | -1.6 | -1.5 | -1.1 | -0.9 | -1.3 | -2.6 | | ı | | OH Min. | 13.5 | 0.15 | 15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | -6.8 | <del> </del> | 1 | | Output Voltage: | Term. 4 | 0.5 | 5 | | 0. | .05 | <u> </u> | <b>_</b> | 0 | 0.05 | t | | Low-Level, | driving | 0,10 | 10 | | | .05 | | | 0 | 0.05 | 1 | | VOL Max. | смоѕ | 0.15 | 15 | | | .05 | - | - | 0 | 0.05 | ľ | | Output | 1 | 0,5 | 5 | | 4. | .95 | | 4.95 | 5 | _ | ľ | | Voltage: | e.g. | 0,10 | 10 | | 9 | 95 | | 9.95 | 10 | _ | 1 | | High-Level,<br>VOH Min. | Term.3 | 0,15 | 15 | 14.95 | | | | | 15 | - | 1 | | Input Current<br>I <sub>IN</sub> Max. | _ | 0,18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | _ | ±10 <sup>—5</sup> | ±0.1 | μ | | Phase Comparator S | ection | | | | | <del></del> | • | • | | | _ | | Total Device | I – | 0,5 | 5 | r | | 0.2 | - | 0.1 | 0.2 | Г | | | Current, IDD Max. | _ | 0,10 | 10 | | | - | 0.5 | 1 | 1,, | | | | Term. 14 open, | _ | 0,15 | 15 | 1<br>1.5 | | | | _ | 0.75 | 1.5 | ľ | | Term. 5 = V <sub>DD</sub> | _ | 0,20 | 20 | | | _ | 2 | 4 | 1 | | | | | _ | 0,5 | 5 | | . = | - | 10 | 20 | | | | | Term. 14 = V <sub>SS</sub> | _ | 0,10 | 10 | | | 40 | - | - | 20 | 40 | ۱, | | or V <sub>DD</sub> , Term. 5 | _ : | 0,15 | 15 | | | 80 | | | 40 | 80 | ľ | | = V <sub>DD</sub> | _ | 0,20 | 20 | | | 160 | | _ | 80 | 160 | 1 | | Output Low | 0.4 | 0,5 | 5 | 0.64 | 0.61 | 0.42 | 0.36 | 0.51 | 1 | _ | Γ | | (Sink) Current | 0.5 | 0,10 | 10 | 1.6 | 1.5 | 1.1 | 0.9 | 1.3 | 2.6 | | 1 | | IOL Min. | 1.5 | 0,15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 3.4 | 6.8 | - | 1 | | Output High | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | _ | l | | (Source) | 2.5 | 0,5 | 5 | -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | _ | 1 | | Current | 9.5 | 0,10 | 10 | -1.6 | -1.5 | -1.1 | -0.9 | -1.3 | -2.6 | - | 1 | | OH Min. | 13.5 | 0,15 | 15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | -6.8 | _ | 1 | | DC-Coupled<br>Signal Input and<br>Comparator Input | | | 5 | | | 1.5 | | | _ | 1.5 | | | Voltage Sensitivity | 1,9 | H <u>-</u> - | 10 | <del> </del> | | 3 | | <del>-</del> | <del></del> | 3 | 1 | | Low Level | 1.5,13.5 | = | 15 | | | 4 | | | _ | <del></del> | V | | High Level | 0.5,4.5 | | 5 | | | 3.5 | | 3.5 | L - | | | | V <sub>IH</sub> Min. | 1,9 | - | 10 | - | | 7 | | 7 | L – | <u> </u> | 1 | | | 1.5,13.5 | 1 | 15 | I — | r | 11 | | 11 | | 1 | 1 | control the PLL system utilizing this type of comparator. If the signal-input frequency is higher than the comparator-input frequency, the p-type output griver is maintained ON most of the time, and both the n and p drivers OFF (3 state) the remainder of the time. If the signal-input frequency is lower than the comparator-input frequency, the n-type output driver is maintained ON most of the time, and both the n and p drivers OFF (3 state) the remainder of the time. If the signal- and comparator- input frequencies are the same, but the signal input lags the comparator input in phase, the n-type output driver is maintained ON for a time corresponding to the phase difference. If the signal- and comparator-input frequencies are the same, but #### STATIC ELECTRICAL CHARACTERISTICS | CHARAC-<br>TERISTIC | CONDITIONS | | | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | | |------------------------------------------|----------------|---------|-----|---------------------------------------|------------|------|------|------|-------------------|------|----| | | V <sub>O</sub> | VIN | VDD | | | | | | +25 | | s | | | | (V) | (V) | <b>–55</b> | <b>-40</b> | +85 | +125 | Min. | Тур. | Max. | ] | | Phase Comparator | Section | (cont'd | ) | | | | | | | | | | Input Current IJN Max. (except Term.14) | ı | 0,18 | 18 | ±0.1 | ±0,1 | ±1 | ±1 | | ±10 <sup>-5</sup> | ±0.1 | μΑ | | 3-State Leakage<br>Current,<br>IOUT Max. | 0,18 | 0,18 | 18 | ±0.1 | ±0.1 | ±0.2 | ±0.2 | | ±10 <sup>-5</sup> | ±0.1 | μА | <sup>\*</sup>Limit determined by minimum feasible leakage current measurement for automatic testing. ELECTRICAL CHARACTERISTICS at TA = 25°C | CHARAG- | ľ | | | | LIMITS | · : | | | | |-------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------|----------------|----------------|--------------|-------|--|--| | TERISTIC | TEST | CONDITIONS | V <sub>DD</sub> | - | LL TYP | ES | UNITS | | | | 4, 11 | l | | (v) | Min. | Typ. | Max. | | | | | VCO Section | <u> </u> | <u> </u> | | | | | | | | | Operating Power | f <sub>o</sub> = 10 kHz<br>R <sub>2</sub> = ∞ | $R_1 = 1 M\Omega$ | 5 | _ | 70 | 140 | | | | | Dissipation, P <sub>D</sub> | n2-w | $VCO_{IN} = \frac{V_{DD}}{2}$ | 10<br>15 | | 3000<br>3000 | 1600<br>6000 | μW | | | | Maximum | C <sub>1</sub> =50 pF | | 5 | 0.3 | 0.6 | _ | | | | | Operating<br>Frequency f <sub>max</sub> | R <sub>2</sub> = ∞<br>VCO <sub>IN</sub> =V <sub>DD</sub> | R <sub>1</sub> = 10 kΩ | 10<br>15 | 0.6<br>0.8 | 1.2<br>1.6 | . – | | | | | max max | C <sub>1</sub> = 50 pF | | 5 | 0.5 | 0.8 | _ | MHz | | | | | R <sub>2</sub> = ∞<br>VCO <sub>IN</sub> =V <sub>DD</sub> | R <sub>1</sub> = 5 kΩ | 10 | 1 | 1.4 | - <u>-</u> : | | | | | + | ACOIN-ADD | | 15. | 1.4 | 2.4 | | | | | | Center Frequency<br>(f <sub>O</sub> ) and Frequency<br>Range<br>(f <sub>max</sub> —f <sub>min</sub> ) | | Programmable with external components R1, R2, and C1 See Design Information | | | | | | | | | | VCO <sub>IN</sub> = 2.5 V | $\pm$ 0.3V, R <sub>1</sub> =10 k $\Omega$ | 5 | | 1.7 | | | | | | granday, and a second | =5 V ± | | | . <del>-</del> | 0.5 | | - | | | | Linearity | · | 2.5 V, =400 kΩ | 10 | | 4 | <u> </u> | % | | | | | = 7.5 V<br>= 7.5 V | $\pm 1.5 \text{ V}, = 100 \text{ k}\Omega$<br>$\pm 5 \text{ V}, = 1 \text{ M}\Omega$ | | <u> </u> | 0.5 | - | | | | | Temperature - | - 7.5 V | ± 5 V, = 1 M/2 | 15 | | 7 | | | | | | Frequency Stability: No Frequency | | | 5<br>10<br>15 | - | ±0.12<br>±0.04 | ,<br>, | | | | | Offset f <sub>MIN</sub> = 0 | | | 15 | _ | ±0.015 | — | %/°C | | | | Frequency<br>Offset | | | 5 | ı | ±0.09 | - | 767 C | | | | f <sub>MIN</sub> ≠ 0 | | | 10<br>15 | - | ±0.07<br>±0.03 | -<br>- | | | | | Output Duty<br>Cycle | | | 5,10,15 | _ | - 50 | _ | - % | | | | Output Transition Times, | | | 5<br>10 | - | 100<br>50 | 200<br>100 | | | | | tTHL, tTLH | | | 15 | ! | 40 | 80 | ns | | | the comparator input lags the signal in phase, the p-type output driver is maintained ON for a time corresponding to the phase difference. Subsequently, the capacitor voltage of the low-pass filter connected to this phase comparator is adjusted until the signal and comparator inputs are equal in both phase and frequency. At this stable point both pand n-type output drivers remain OFF and thus the phase comparator output becomes an open circuit and holds the voltage on the capacitor of the low-pass filter constant. Moreover the signal at the "phase pulses" output is a high level which can be used for indicating a locked condition. Thus, for phase comparator II, no phase difference exists between signal and comparator input over the full VCO frequency range. Moreover, the power dissipation due to the lowpass filter is reduced when this type of phase comparator is used because both the p- and n-type output drivers are OFF for most of the signal input cycle. It should be noted that the PLL lock range for this type of phase comparator is equal to the capture range. independent of the low-pass filter. With no signal present at the signal input, the VCO is adjusted to its lowest frequency for phase comparator II. Fig. 10 shows typical waveforms for a CMOS PLL employing phase comparator II in a locked condition. Fig. 4 - Typical center frequency as a function of C1 and R1 at V<sub>DD</sub> = 5 V, 10 V, and 15 V. Fig. 5 — Center frequency as a function of C1 and R1 for ambient temperatures of -55°C to 125°C. ELECTRICAL CHARACTERISTICS at TA = 25°C | CHARAC- | | | l | | LIMITS | | | |----------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------|---------------|--------------------|-------------------|--------------------|----------| | TERISTIC | TES | T CONDITIONS | VDD | | LL TYP | | UNITS | | VCO Section (cont | <u> </u><br>'d) | | ) (V) | Min. | Тур. | Max. | | | Source-Follower | [ | | | | | | | | Output (Demodu-<br>lated Output):<br>Offset Voltage<br> VCOIN—VDEM | RS | > 10 kΩ | 5<br>10<br>15 | -<br>-<br>- | 1.8<br>1.8<br>1.8 | 2.5<br>2.5<br>2.5 | <b>v</b> | | Linearity | R <sub>S</sub> =100 kΩ<br>= 300 kΩ<br>=500 kΩ | = 300 kΩ $= 5±2.5 V$ | | | 0.3<br>0.7<br>0.9 | -<br>-<br>- | % | | Zener Diode<br>Voltage (V <sub>z</sub> ) | Ι <sub>Ζ</sub> | = 50 μA | | 4.45 | 5.5 | 6.15 | v | | Zener Dynamic<br>Resistance, R <sub>z</sub> | l <sub>2</sub> | = 1 mA | | _ | 40 | | Ω | | Phase Comparator S | ection | | | | | | | | Term. 14 (SIGNAL<br>IN) Input<br>Resistance R <sub>14</sub> | | | 5<br>10<br>15 | 1<br>0.2<br>0.1 | 2<br>0.4<br>0.2 | -<br>-<br>- | МΩ | | AC Coupled Signal Input Voltage Sensi- tivity* (peak- to-peak) | | = 100 kHz,<br>wave | 5<br>10<br>15 | <br> | 180<br>330<br>900 | 360<br>660<br>1800 | mV | | Propagation Delay<br>Times, Terms. 14<br>to 1: High to<br>Low Level, tpHL | | | 5<br>10<br>15 | _<br>_<br>_ | 225<br>100<br>65 | 450<br>200<br>130 | ns | | Low to High<br>Level, tpLH | | | 5<br>10<br>15 | -<br>-<br>- | 350<br>150<br>100 | 700<br>300<br>200 | ns | | 3-State Propagation<br>Delay Times,<br>Terms. 3 to 13:<br>High Level to<br>High Impedance,<br><sup>t</sup> PHZ | | | 5<br>10<br>15 | - | 225<br>100<br>95 | 450<br>200<br>190 | ns | | Terms. 14 to 13:<br>Low Level to<br>High Impedance,<br><sup>t</sup> PLZ | | · | 5<br>10<br>15 | <br> -<br> -<br> - | 285<br>130<br>95 | 570<br>260<br>190 | ns | | Input Rise or Fall<br>Times, t <sub>r</sub> , t <sub>f</sub><br>Comparator<br>Input, Term. 3 | See Fig. 5 fo | or Phase Comp. II | 5<br>10<br>15 | _<br>_<br>_ | _<br>_<br>_ | 50<br>1<br>0.3 | μs | | Signal Input,<br>Term. 14 | | | 5<br>10<br>15 | -<br>-<br>- | <u>-</u><br>- | 500<br>20<br>2.5 | μs | | Output Transition Times, t <sub>THL</sub> , t <sub>TL</sub> | 1 | | 5<br>10<br>15 | - | 100<br>50<br>40 | 200<br>100<br>80 | ns | <sup>\*</sup> For sine wave, the frequency must be greater than 10 kHz for Phase Comparator II. Fig. 6 — Typical frequency offset as a function of C1 and R2 for $V_{DD}$ = 5 V, 10 V, and 15 V. Fig. 7 — Frequency offset as a function of C1 and R2 for embient temperetures of -55°C to 125°C. Fig. 8 — Typical f<sub>MAX</sub>/f<sub>MIN</sub> as a function of R2/R1. Fig. 9 — Typical VCO power dissipation at center frequency as a function of R1. Fig. 10 - Typical waveforms for COS/MOS phase-locked loop employing phase comparator II in locked condition. Fig. 11 — Phase comparator II output loading circuit. Fig. 13 – Typical source follower power dissipation as a function of Rs. Fig. 14 — AC-coupled signal input voltage as a function of signal input frequency. 92CM-36467 Dimensions and pad layout for CD4046BH. Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$ inch). Fig. 12 – Typical VCO power dissipation at f<sub>MIN</sub> as a function of R2. Fig. 15 — Typical VCO linearity as a function of R1 and C1 at V<sub>DD</sub> = 10 V. Fig. 16 – Typical VCO linearity as a function of R1 and C1 at $V_{DD}$ = 15 V. www.ti.com 1-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|-----------------------------------| | _ | . , | ., | | | (-) | (4) | (5) | | (-) | | 5962-9466401MEA | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9466401ME<br>A<br>CD4046BF3A | | CD4046BE | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD4046BE | | CD4046BF | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | CD4046BF | | CD4046BF3A | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9466401ME<br>A<br>CD4046BF3A | | CD4046BNSR | Active | Production | SOP (NS) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4046B | | CD4046BPW | Active | Production | TSSOP (PW) 16 | 90 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM046B | | CD4046BPWR | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM046B | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM www.ti.com 1-May-2025 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD4046B, CD4046B-MIL: ■ Military : CD4046B-MIL NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications ## **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Apr-2025 #### TAPE AND REEL INFORMATION | | • | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | _ | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD4046BNSR | SOP | NS | 16 | 2000 | 330.0 | 16.4 | 8.45 | 10.55 | 2.5 | 12.0 | 16.2 | Q1 | | CD4046BPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 23-Apr-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD4046BNSR | SOP | NS | 16 | 2000 | 356.0 | 356.0 | 35.0 | | CD4046BPWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Apr-2025 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD4046BE | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4046BEE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4046BPW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | CD4046BPWG4 | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | SMALL OUTLINE PACKAGE - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) ## 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SOP - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOF #### NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOF #### NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated